Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

15.1. CoreSight* Debug and Trace Differences Among Intel SoC Device Families

The following table shows the differences of the CoreSight* debug and trace between various device families.

Table 395.  CoreSight Debug and Trace Differences
CoreSight* Debug and Trace Feature

Cyclone® V SoC,

Arria® V SoC
Arria® 10 SoC

Stratix® 10 SoC,

Agilex™ 7

F-Series/I-Series/

M-Series SoC
Intel Agilex® 5 E-Series/D-Series SoC
Coresight version

Coresight

(Arm* DGI 0012D)

Coresight

(Arm* DGI 0012D)
Coresight SoC-400 Coresight SoC-600
Trace width to HPS I/O 8 bits 4 bits 16 bits 16 bits
Trace width to FPGA I/O 32 bits 16 bits 32 bits 32 bits
PADDRDG31 Supported Not supported, adapter required for older debug IP (STM, DSU)
Authentication signaling for APB-AP and AXI-AP DEVICEEN and DBGEN (JTAG interface) ap_an and ap_secure_en (APB interface)
MPU Embedded Trace FIFO Added a 8 kB ETF in the MPU to capture trace packets from both the CPUs
Centralized Embedded Trace FIFO (ETF) size 32 kB 32 kB 32 kB 64 kB
Timestamps for PSS NOC and MPFE NOC Trace Probes Not activated Activated