Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.5.1. Combo DLL PHY Differences Among Intel SoC Device Families

Table 223.  Combo DLL PHY Differences
Type of device

Cyclone® V SoC,

Arria® V SoC
Arria® 10 SoC

Stratix® 10 SoC,

Intel® Agilex™ 7

F-Series/I-Series/

M-Series SoC
Intel Agilex® 5 E-Series/D-Series SoC
PHY A PHY device for NAND or SD/eMMC Flash memory interfaces were not needed as the speeds supported (50 MHz) do not require special tuning. Added a digital PHY to support higher speed Flash devices (SD/eMMC and NAND), but not both at the same time because the two controllers share the PHY pins. The PHY uses the Cadence IP with the IP6182 part number referred to as COMBO DLL PHY IP.