Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

15.2.1. CPU Static Debug

The CoreSight* debug and trace system supports the normal static debug capabilities (halt, resume, single-step, breakpoints, r/w registers, r/w memory) built into Arm* cores.

Table 396.   Arm* Processor Features and Core Numbers
Cortex* -A76 and Cortex* -A55 Features Number
Breakpoints on Virtual Address (BRP 0-3) 4
Breakpoints on Virtual Address + Context ID (BRP 4-5) 2
Watchpoints 4
Performance Counters 6