Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

A.2.6.1. Data Target Interface

The QSPI Flash controller uses the data target interface for direct and indirect mode accesses.

The data target interface is 32 bits wide and permits byte, half-word, and word accesses. For write accesses, incrementing burst lengths of 1, 4, 8, and 16 are supported. For read accesses, all burst types and sizes are supported.