Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public
Document Table of Contents

11.5.1. FPGA-to-HPS Bridge

The F2H bridge provides access to the peripherals in HPS from the FPGA. This access is available to any manager implemented in the FPGA fabric. This bridge consists of a single physical ACE-Lite 256-bit non-configurable interface.

The figure below shows the F2H block diagram.

Figure 286. F2H Block Diagram

The following table shows the F2H bridge signals.

Table 335.  F2H Bridge Signals
Name Direction Description
fpga2hps_clock Input

Clock from a single source in the FPGA.

fpga2hps_reset Input

Async active high reset to the bridge.

Note: h2f_reset signal must be connected to fpga2hps_reset signal for proper bridge operation.

The following table lists the properties of the F2H bridge, including the interface exposed to the FPGA fabric.

Table 336.  F2H Bridge Properties
Bridge Property Value
Protocol AMBA 4 AXI4, AMBA 4 ACE-Lite, AMBA 5 AXI5
Clock fpga2hps_clock (from FPGA)
Data width 256-bit
Address width 40-bit
ID width 5-bit
Fixed burst No
Min narrow burst size 1 byte
Max wrap burst length 16
Read interleaving Yes
Ready latency requirement Yes
A*Region Width 0
A*Len Width 7 (256)
A*QoS Width 4
nPendingTrans (Issuance/Acceptance) 16
nPendingOrderID 16