Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.1.3.7. External Memory

The EMAC is integrated with several external memory for different applications. The following technology specific memory modules are added and connected to the data bus, address, and control signals of the XGMAC core:

  • RX FIFO – 16 KB RAM to store RX DMA channel data 16
  • TX FIFO – 32 KB RAM to store TX DMA channel data16
  • TCP/IP Segmentation Offload (TSO) – 512 Bytes RAM to TCP/IP headers on the TX path 17
  • Descriptor Cache – 4 KB RAM to store the pre-fetched descriptors of all the DMAs active in the controller 18)
  • Gate Control List (GCL) – 2 KB RAM to store GCL on the TX path 19
16 All TX queues (8) share the TX FIFO memory and all RX queues (8) share the RX FIFO memory. The application can program the size of the FIFO memory allocated to each TX or RX queue.
17 The memory size each TSO channel (128 bytes) gets multiplied by the number of DMA channels (4) requiring the TSO feature.
18 For 128 descriptors per DMA channel.
19 For GCL depth of 256, the requirement is to double the size (512) to accommodate a shadow memory used for GCL operations.