Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.5.3.1. Cortex* -A76 Core Configuration

Table 38.  Parameters for the Arm Cortex* -A76 Core
Feature Configuration
Cryptographic extension in the Advanced SIMD and Floating-Point Unit in each core Included
Protect the L1 cache, L2 cache and TLB RAMs with parity or ECC Included
L2 cache size 256KB
L2 transaction queue total number of entries in the core 36
Bus width for the interface between the core and the DSU CPU bridge 256