Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.2. HPS Features

  • Micro Processor Unit (MPU)
    • Dual core Arm Cortex-A76 processor
    • Dual core Arm Cortex-A55 processor
    • Arm DynamIQ Shared Unit (DSU)
  • Application Processor Subsystem (APS)
    • Cache Coherency Unit (CCU)
    • Generic Interrupt Controller (GIC)
    • System Memory Management Unit (SMMU)
    • On-Chip RAM (OCRAM)
  • Peripheral Subsystem (PSS)
    • Ethernet Media Access Controller (EMAC)
    • DMA Controller
    • NAND Flash Controller
    • SD/eMMC Host Controller
    • Combo DLL PHY
    • USB 2.0 OTG Controller
    • USB 3.1 Gen 1 Controller
    • I3C Controller
    • I2C Controller
    • SPI Controller
    • Timers
    • Watchdog Timers
    • UART Controller
    • General-Purpose I/O Interface (GPIO)
    • Hard Processor System I/O Pin Multiplexing
  • System Manager
  • Clock Manager
  • Reset Manager
  • Secure Manager
  • Power Manager
  • Serial Controller
  • HPS-FPGA Bridges
  • System Interconnect/Firewalls
  • Error Checking and Correction (ECC) Controller
  • CoreSight Debug and Trace