Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.15.2. I/O Pin Multiplexing Use Cases

The following are some of the possible use cases of the pinmux configuration in user applications:

  • USB0, USB1, EMAC1, EMAC2
  • NAND, EMAC1, I2C1, UART1, I2C_EMAC1
  • USB0, HPS_OSC_CLK, I3C1, I3C0, UART0, SDMMC, SPIM0
  • SDMMC, I3C1, I3C0, SPIS0, EMAC1, I2C1, UART1, I2C_EMAC1, SPIS1

See the Pin-Out Files for Intel FPGAs and Pin Connection Guidelines for a full list of supported pinmux configurations.