Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.3.4.11. Watchdog Timers Features

The following list describes the features of the watchdog timer:
  • Programmable 32‑bit timeout range
  • Timers counts down from a preset value to zero, then performs one of the following user‑configurable operations:
    • Generates a system reset
    • Generates an interrupt, restarts the timer, and if the timer is not cleared before a second timeout occurs, generates a system reset
  • Dual programmable timeout period, used when the time to wait after the first start is different than that required for subsequent restarts
  • Prevention of accidental restart of the watchdog counter
  • Prevention of accidental disabling of the watchdog counter
  • Pause mode for debugging