Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.10.7.5.1. Example: Slave Selection Software Flow for SPI Master

  1. If the SPI master is enabled, disable it by writing 0 to SPIENR.
  2. Write CTRLR0 to match the required transfer.
  3. If the transfer is receive only, write the number of frames into CTRLR1.
  4. Write BAUDR to set the transfer baud rate.
  5. Write TXFTLR and RXFTLR to set FIFO buffer threshold levels.
  6. Write IMR register to set interrupt masks.
  7. Write SER register bit 0 to 1 to select slave 1 in this example.
  8. Write SPIENR register bit 0 to 1 to enable SPI master.