Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.8.7.5.1. Programming Interrupt Related Registers

Set the respective bits of INTR_STATUS_EN and INTR_SIGNAL_EN registers to enable or disable the respective interrupts. The following interrupt statuses are available for slave mode or secondary master mode.

  • CCC_UPDATED_STS
  • DYN_ADDR_ASSGN_STS
  • DEFSLV_STS
  • READ_REQ_RECV_STS
  • IBI_UPDATED_STS
  • BUSOWNER_UPDATED_STS

For more information on the description of the interrupts, see INTR_STATUS register section.

Note: After the hardware reset, the slave controller needs a few SCL clock edges to come out of the reset state.