Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

10.5. FPGA Slaves Address Space

The HPS masters using the HPS-to-FPGA (H2F) bridge can access FPGA slaves in the MPU address region and L3 and L4 address regions. Refer to the MPU address space and L3 and L4 address space sections for the details.