Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.6.5.9.2. BIST Loopback Mode

In the BIST loopback mode, the BIST controllers multiplex the BIUS and BIUM interfaces and sets up the transfer by performing register writes/reads to the BIUS interface and by writing/reading required TRB/data/command/event data on the BIUM interface.

For data, there is an option to select the data pattern and compare the received data with the expected data and indicate loopback pass/fail.