Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public
Document Table of Contents

4.1.5.2.7. CCU_IOS AXI Target Port

This interface is used to send memory mapped read/write requests from the Arm/FPGA subsystem to the all the peripherals on the PSS NOC, this port connects to an equivalent port on the PSS NOC. The following table shows the DII0 configuration.

Table 67.  DII0 Configuration
Parameter Value
Protocol AXI4
ARID width 9
AWID width 9
DATA width 64
ADDR width 40
AxUser 8
Peak burst rate 2 GB/s
Data interleaving No
Max outstanding reads 33
Max outstanding writes 21