Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

11.3. Bridges Features

The following table shows a summary of HPS FPGA bridge features.
Table 334.  HPS-FPGA Bridge Features
HPS-FPGA Bridge Feature FPGA-to-HPS HPS-to-FPGA Lightweight HPS-to-FPGA F2SDRAM
Interface support AMBA 4 AXI4, AMBA 4 ACE-Lite, AMBA 5 AXI5 AMBA 4 AXI4 AMBA 4 AXI4 AMBA 4 AXI4

Implements clock crossing and manages the transfer of data across the clock domains in the HPS logic and the FPGA fabric

Yes Yes Yes Yes

Performs data width conversion between the HPS logic and the FPGA fabric

Yes Yes Yes Yes

Allows configuration of FPGA interface widths at instantiation time

No

256-bit only

Yes

32/64/128-bit

No

32-bit only

Yes

64/128/256-bit