Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.11.5.1. Clocks

Table 275.  Timers Clock Characteristics

Timers

System Clock

Notes

System timer 0

OSCTIMER.OSCTIMER0 l4_sys_free_clk

_

System timer 1

OSCTIMER.OSCTIMER1

SP timer 0

SPTIMER.SPTIMER0 l4_sp_clk

Timers must be disabled if clock frequency changes

SP timer 1

SPTIMER.SPTIMER1

The timers above are labeled according to the clock they receive. The system timers are connected to the L4_SYS bus and clocked by the l4_sys_free_clk. The SP timers are connected to the L4_SP bus and clocked by l4_sp_clk.

SP timer 0 and SP timer 1 must be disabled before l4_sp_clk is changed to another frequency. You can then re-enable the timer once the clock frequency change takes effect.