Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public
Document Table of Contents

12.2.6.5. FPGA-to-SDRAM bridge

This 256/128/64-bit bridge allows logic in the Fabric to perform non-coherent access to SDRAM. The interface supports the AXI4 protocol. The clock comes from the Fabric, and crosses asynchronously into the MPFE domain.