Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public
Document Table of Contents

4.1.6.3. Error Registers

When an uncorrectable error interrupt occurs, the following registers can be read to determine the cause of the problem.

Table 75.  CCU Error Registers
Block Register Name Offset Address Description
DSU CAIUUESR 0x108 If bit[0] is set, the other bits in this register and the CAIUUELR0/CAIUUELR1 registers provide further detail on the cause of the detected error
CAIUUELR0 0x10C Error location register 0
CAIUUELR1 0x110 Error location register 1
F2H, GIM_M, TCU, CCU_IOM XAIUUESR 0x108 If bit[0] is set, the other bits in this register and the XAIUELR0/XAUIUELR1 registers provide further detail on the cause of the detected error
XAIUUELR0 0x10C Error location register 0
XAIUUELR1 0x110 Error location register 1
DCE0, DCE1 DCEUUESR 0x148 If bit[0] is set, the other bits in this register and the DCEUUELR0/DCEUUELR1 registers provide further detail on the cause of the detected error
DCEUUELR0 0x14C Error location register 0
DCEUUELR1 0x150 Error location register 1
CCU_DMI0, CCU_DMI1 DMIUUESR 0x108 If bit[0] is set, the other bits in this register and the DMIUUELR0/DMIUUELR1 registers provide further detail on the cause of the detected error
DMIUUELR0 0x10C Error location register 0
DMIUUELR1 0x110 Error location register 1
CCU_IOS, MPFE_CSR, GIC_CSR, OCRAM, SYS_DII DIIUUESR 0x120 If bit[0] is set, the other bits in this register and the DMIUUELR0/DMIUUELR1 registers provide further detail on the cause of the detected error
DIIUUELR0 0x124 Error location register 0
DIIUUELR1 0x128 Error location register 1
DVE0 DVEUUESR 0x148 If bit[0] is set, the other bits in this register and the DVEUUELR0/DVEUUELR1 registers provide further detail on the cause of the detected error
DVEUUELR0 0x14C Error location register 0
DVEUUELR1 0x150 Error location register 1