Intel® Quartus® Prime Pro Edition User Guide: Platform Designer

ID 683609
Date 10/04/2021
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.1.7.2. AXI Timeout Bridge Parameters

Table 124.  AXI Timeout Bridge Parameters
Parameter Description
ID width

The width of awid, bid, arid, or rid.

Address width

The width of awaddr or araddr.

Data width

The width of wdata or rdata.

User width

The width of awuser, wuser, buser, aruser, or ruser.

Maximum number of outstanding writes

The expected maximum number of outstanding writes.

Maximum number of outstanding reads

The expected maximum number of outstanding reads.

Maximum number of cycles

The number of cycles within which a burst must complete.