AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 790711
Date 7/08/2024
Public
Document Table of Contents

8. Document Revision History for the AXI Streaming Intel® FPGA IP for PCI Express* User Guide

Document Version Quartus® Prime Version Changes
2024.07.08 24.2
  • Added a table of supported configurations in Root Port mode to the Supported Features section.
  • Updated the tables of resource utilization numbers in the Device Family Support section.
  • Added the new section About the AXI Streaming Intel FPGA IP for PCI Express Design Examples.
  • Added steps to generate an SR-IOV design example to the Configure and Generate the AXI Streaming Intel FPGA IP for PCI Express section.
  • Updated the parameter table in the Parameter Editor Parameters section.
  • Updated the block diagram in the Overview section under Interfaces and Signals.
  • Added tables of supported configurations for HIP-Native and non-HIP Native/Compact modes to the Application Packet Interface section.
  • Added information indicating which register bits are not applicable for Root Port mode to the AXI Streaming Intel® FPGA IP for PCI Express* Soft Register Address Map section.
2024.04.12 24.1
  • Updated the Synopsys* VCS simulator version in the Design Software section under Design Flow Requirements.
  • Added the location of the compilation project files to the Compile the AXI Streaming Intel FPGA IP for PCI Express IP Variant section.
  • Added two signals (ss_app_lite_csr_awprot and ss_app_lite_csr_arprot) to the table in the Control and Status Register Responder Interface (lite_csr) section.
  • Added notes about OFS lagging behind the Quartus® Prime Pro Edition by one quarter.
  • Removed notes about hardware support not being available since it is now available in 24.1.
2024.02.12 23.4 Initial release.