AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 790711
Date 7/08/2024
Public
Document Table of Contents

3.4. About the AXI Streaming Intel® FPGA IP for PCI Express Design Examples

For more details on your generated AXI Streaming IP design example, refer to the sections below.

Figure 7. Development Steps for the Design Example
Figure 8. AXI Streaming Intel® FPGA IP for PCI Express Design Example Directory Structure

The following table presents an overview of the design examples supported by the AXI Streaming Intel® FPGA IP for PCI Express. For detailed information on the supported configurations for the PIO, SRIOV, or Performance design example, refer to <x. Functional Description PIO>, <Functional Description section SRIOV>, or <Functional Description section for Performance>.

Table 7.  Design Examples Supported by the AXI Streaming Intel® FPGA IP for PCI Express
Design Example Hard IP Mode Simulators Supported Development Kits Supported
PIO
  • Gen5 1x16 1024-bit Endpoint (R-Tile Only)
  • Gen5 1x16 1024-bit PIPE Direct (R-Tile Only)
  • Gen5 2x8 512-bit Endpoint (R-Tile Only)
  • Gen5 2x8 512-bit PIPE Direct (R-Tile Only)
  • Gen5 4x4 256-bit Endpoint (R-Tile Only)
  • Gen4 1x16 1024-bit Endpoint
  • Gen4 2x8 512-bit Endpoint
  • Gen4 1x16 1024-bit PIPE Direct (F-Tile Only)
  • Gen4 2x8 512-bit PIPE Direct (F-Tile Only)
  • Gen4 1x8 256-bit PIPE Direct (F-Tile Only)
  • Gen4 4x4 256-bit Endpoint
  • Gen3 1x16 1024-bit Endpoint
  • Gen3 2x8 512-bit Endpoint
  • Gen3 4x4 256-bit Endpoint
VCS, VCSMX, Questasim, and Modelsim
Note: For more details and limitations on the supported simulators for each configuration, refer to the Tables x-x in the Functional Description for the Programmed Input/Output (PIO) Design Example.
Agilex™ 7 I-Series FPGA Development Kit ES
SR-IOV
  • Gen5 1x16 1024-bit Endpoint (R-Tile Only)
  • Gen5 1x16 1024-bit PIPE Direct (R-Tile Only)
  • Gen5 2x8 512-bit Endpoint (R-Tile Only)
  • Gen5 2x8 512-bit PIPE Direct (R-Tile Only)
  • Gen5 4x4 256-bit Endpoint (R-Tile Only)
  • Gen4 1x16 1024-bit Endpoint
  • Gen4 2x8 512-bit Endpoint
  • Gen4 1x16 1024-bit PIPE Direct (F-Tile Only)
  • Gen4 2x8 512-bit PIPE Direct (F-Tile Only)
  • Gen4 1x8 256-bit PIPE Direct (F-Tile Only)
  • Gen4 4x4 256-bit Endpoint
  • Gen3 1x16 1024-bit Endpoint
  • Gen3 2x8 512-bit Endpoint
  • Gen3 4x4 256-bit Endpoint
VCS, VCSMX, Questasim, and Modelsim
Note: For more details and limitations on the supported simulators for each configuration, refer to the Tables x-x in the AXI Streaming Quick Start Guide.
Agilex™ 7 I-Series FPGA Development Kit ES
Performance
  • Gen5 1x16 1024-bit Endpoint (R-Tile Only)
  • Gen5 1x16 1024-bit PIPE Direct (R-Tile Only)
  • Gen5 2x8 512-bit Endpoint (R-Tile Only)
  • Gen5 2x8 512-bit PIPE Direct (R-Tile Only)
  • Gen5 4x4 256-bit Endpoint (R-Tile Only)
  • Gen4 1x16 1024-bit Endpoint
  • Gen4 2x8 512-bit Endpoint
  • Gen4 1x16 1024-bit PIPE Direct (F-Tile Only)
  • Gen4 2x8 512-bit PIPE Direct (F-Tile Only)
  • Gen4 1x8 256-bit PIPE Direct (F-Tile Only)
  • Gen4 4x4 256-bit Endpoint
  • Gen3 1x16 1024-bit Endpoint
  • Gen3 2x8 512-bit Endpoint
  • Gen3 4x4 256-bit Endpoint
VCS, VCSMX, Questasim, and Modelsim
Note: For more details and limitations on the supported simulators for each configuration, refer to the Tables x-x in the AXI Streaming Quick Start Guide.
Agilex™ 7 I-Series FPGA Development Kit ES