GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

3.4. Signal and Port Reference

The followig sectio descibes all GTS PMA/FEC Diect PHY Itel FPGA IP pots ad sigals.

Each tx_paallel_data ad x_paallel_data bus is exposed as 80 bits pe lae. Some bits map to special fuctioality.

Each PMA chael tasmits ad eceives 80 bits, paallel data iteface. The detemiatio of active ad iactive pots depeds o specific cofiguatio paametes, such as the umbe of laes ad the PMA width.

Fo details about mappig of data ad cotol sigals, efe to Paallel Data Mappig Ifomatio.

Whe you eable the Povide sepaate iteface fo each PMA optio fo the GTS PMA/FEC Diect PHY Itel FPGA IP, the PHY pesets sepaate data ad clock itefaces fo each PMA lae, athe tha a wide bus. Each PMA lae sigal ame is appeded with a _xcv<> suffix, with = PMA idex umbe. Whe Povide sepaate iteface fo each PMA is disabled, the sigal ame does ot apped _xcv<>.

Fo example, if you eable Povide sepaate iteface fo each PMA fo two PMA lae cofiguatio, the seial pot sigal ames appea as:

o_tx_seial_data_xcv0, o_tx_seial_data_xcv1.

If you disable Povide sepaate iteface fo each PMA fo two lae PMA cofiguatio, the seial pot sigal ame appeas as: o_tx_seial_data[1:0].

The followig ae the sigals that do ot have sepaate itefaces whe Povide sepaate iteface fo each PMA optio is o:

  • i_system_pll_clk
  • i_tx_eset, i_x_eset, o_tx_eset_ack, o_x_eset_ack, o_tx_eady, o_x_eady
  • sfec sigals
  • i_tx_cadece_fast_clk, i_tx_cadece_slow_clk, i_tx_cadece_slow_clk_locked
Note: Whe the Eable FEC optio is o, a sepaate iteface is ot available fo each PMA by use of the Povide sepaate iteface fo each PMA optio.
Table 37.   Vaiables Defiig Bits fo the Itefacig Pots i Pot ad Sigal Refeece
Vaiable Values Desciptio
<N>

1, 2, 4, 6, 8

N is the umbe of PMA laes.
<> 0 to N-1 is the PMA idex umbe.
<X>

X=1

X is 1 always.
<M> 0 to M-1 M is the umbe of baks pe side of the device.
<K p >

Ceilig(log2(N))

K p = 0, 1, 2, 3, 4 fo N = 1, 2, 4

K p is the PMA ecofiguatio iteface addess.

K p =0 if sepaate Avalo® iteface pe PMA is eabled

K p =Ceilig(log2(N) if sepaate Avalo® iteface pe PMA is disabled.