GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description

The GTS PMA/FEC Diect PHY Itel FPGA IP example desig simulatio testbech top-level block diagam is show i the followig figue.
Figue 85. Simulatio Testbech Block Diagam fo the GTS PMA/FEC Diect PHY Itel Example Desig
This sectio povides the fuctioal desciptio of the example desig ad the simulatio esults fo both the PMA ad FEC diect desigs listed i the followig table.
Table 84.  Example Desig Fuctioal Desciptio
Example Desig Optio Fuctioal Desciptio
1 x 10.3125G FEC Diect Mode (System PLL Clockig) Oe NRZ FEC Diect GTS lae opeatig at 10.3125 Gbps with System PLL clockig mode
4 x 10.3125G PMA Diect Mode (PMA Clockig)

Fou NRZ PMA Diect GTS lae opeatig at 10.3125 Gbps pe PMA lae with PMA clockig mode

The testbech pogam cotols the testbech compoets though the Avalo® memoy-mapped iteface. Fo both the PMA ad FEC diect example desigs, the testwap block cosists of the PRBS geeato, PRBS veifie, ad TX ad RX clock output fequecy checkes. Thee ae 3 types of test wap blocks:
  • PMA test wap – used i PMA diect cofiguatios.
  • FEC test wap – used i FEC diect cofiguatio.
  • PCS test wap - used i PCS diect cofiguatio.
The clock souces fo the example desig ae show i the followig table.
Table 85.  Example Desig Clock Souces
Example Desig Optio Clock Souce Coectios
1 x 10.3125G FEC Diect Mode (System PLL Clockig)
  • 100 MHz fo ecofiguatio clock
  • 156.25 MHz efeece clock fo the system PLL
  • 156.25 MHz fo the GTS PMA diect chael as TX PLL ad RX CDR efeece clock
4 x 10.3125G PMA Diect Mode (PMA Clockig)
  • 100 MHz fo testbech eset logic, maagemet clock, ad ecofiguatio clock
  • 156.25 MHz fo the GTS PMA diect chael as TX PLL ad RX CDR efeece clock