Visible to Intel only — GUID: mna1708719062310
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: mna1708719062310
Ixiasoft
8.2.1. Collection View
The Collectio view cosists of thee mai paes:
- Status Table: You ca view ad cofigue chaels fom diffeet istaces i a sigle view. You ca select the chaels you wat to cofigue ad display i the Chael Paametes. By choosig the desied chaels, ight-clickig, ad exploig the Actios sub-meu, you ca pefom bulk actios acoss multiple chaels. You ca customize the status table by selectig the paametes you wat to show i the table. Right click at the top of the table ad select Edit Colums. A Select colum heades widow opes up which lists all the paametes of a chael. Select the paametes you wat ad click OK.
- Toolkit Paametes: You ca view ad cofigue the Autosweep ad Eye Viewe settigs i this pae. The cuet elease of the Quatus® Pime Po Editio softwae does ot suppot the auto efesh peiod settigs.
- Chael Paametes: You ca cotol, moito chael settigs ad status, ad measue o-die eye magi i this pae. You ca stat ad stop bit eo ate tests by clickig the Stat ad Stop buttos. Whe you select moe tha oe chael, you ca view all chaels i oe tab by adjustig the umbe of colums. You ca also cotol the width of the colum ad height of the ow to fit all the chaels i oe tab.
Figue 95. Collectio View Tab of the GTS Tasceive Toolkit GUI