GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

3.1.1. PMA Direct Supported Modes

The GTS PMA/FEC Diect PHY Itel FPGA IP cuetly suppots the followig PMA Diect modes:

  • NRZ modulatio
  • Duplex, TX simplex ad RX simplex modes fo both PMA clockig ad system PLL clockig with 8, 10, 16, 20, ad 32 data widths.
  • Suppots x2, x4, x6 ad x8 bodig o the TX path
  • Suppots cofiguable FIFO modes: PMA iteface FIFO (elastic ad egiste modes) ad coe iteface mode (phase compesatio)
Table 18.  PMA Diect Mode Suppot
Clockig Mode Double Width/Sigle Width Mode 24 PMA Iteface Width PMA Iteface FIFO (TX/RX) Coe Iteface FIFO (TX/RX)
System Clockig DW 8, 10, 16 ,20,32

Elastic/Elastic

Phase Compesatio/Phase Compesatio

SW 8, 10 ,16, 20, 32

Elastic/Elastic

Phase Compesatio/Phase Compesatio

PMA Clockig

DW 8, 10, 16, 20, 32

Registe/Registe

Phase Compesatio/Phase Compesatio

8, 10, 16, 20, 32

Registe/Registe

Elastic 25/Phase Compesatio

8, 10, 16, 20, 32

Registe/Registe

Phase Compesatio/Elastic25
8, 10, 16, 20, 32

Registe/Registe

Elastic25/Elastic25

SW 8, 10, 16, 20, 32

Registe/Registe

Phase Compesatio/Phase Compesatio

8, 10, 16, 20, 32

Registe/Registe

Elastic25/Phase Compesatio

8, 10, 16, 20,32

Registe/Registe

Phase Compesatio/Elastic25

8, 10, 16, 20, 32

Registe/Registe

Elastic25/Elastic25

Fo multiple laes ad TX deskew fuctio, coe iteface FIFO must be set to phase compesatio mode.

24 The Double width (DW) mode is whe the Eable TX/RX double width tasfe paamete i the GTS PMA/FEC Diect PHY Itel FPGA IP GUI is eabled. Whe it is eabled, you ca clock the FPGA coe logic with a half ate clock. Sigle width (SW) mode is whe this paamete is ot eabled.
25 The cuet elease of the Quatus® Pime Po Editio softwae does ot suppot Elastic mode.