GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

3.3.4. RX Datapath Options

Figue 45. RX Datapath Optios i Paamete Edito
Table 26.  RX Datapath Optios Paametes
Paamete Values Desciptio

Eable x_cd_divclk

O/Off

Eables the pot epesetig RX CDR clock output fom RX PMA to the local efeece clock pi (set as output) o the CDR clock output pi. The physical pot is typically used fo CPRI. Default value is Off.

RX CDR Settigs
Output fequecy Output Specifies the o editable RX CDR output fequecy iitial value deived fom the IP cofiguatio.
VCO fequecy Output Specifies the o editable RX CDR VCO fequecy iitial value deived fom the IP cofiguatio.
RX CDR efeece clock fequecy 25 to 380 MHz Selects the efeece clock fequecy (MHz) fo CDR. Default value is 156.25 MHz.
CDR lock mode auto

maual

Whe auto is selected, duig use iitiated eset o powe-up, CDR fist ties to lock to efeece ad the locks to data if peset. By default, loss of lock to data e-tigges eset RX PMA eset. Whe maual is selected, you must dive i_x_set_locktoef to cotol the CDR lock behavio. If i_x_set_locktoef is low CDR opeates i auto mode, ad i lock to efeece mode if it is high. Whe Eable x_cd_divclk is eabled, oly auto mode is available. Default value is auto.
Eable x_set_locktoef pot O/Off This paamete is valid oly whe CDR lock mode is set to maual lock to efeece. Assetig this sigal keeps CDR i lock to efeece mode. Deassetig this sigal keeps CDR i auto mode. Whe switchig modes, asset eset. Default value is Off