Visible to Intel only — GUID: uyq1681775815186
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: uyq1681775815186
Ixiasoft
3.3.4. RX Datapath Options
Figue 45. RX Datapath Optios i Paamete Edito
Paamete | Values | Desciptio |
---|---|---|
Eable x_cd_divclk |
O/Off | Eables the pot epesetig RX CDR clock output fom RX PMA to the local efeece clock pi (set as output) o the CDR clock output pi. The physical pot is typically used fo CPRI. Default value is Off. |
RX CDR Settigs | ||
Output fequecy | Output | Specifies the o editable RX CDR output fequecy iitial value deived fom the IP cofiguatio. |
VCO fequecy | Output | Specifies the o editable RX CDR VCO fequecy iitial value deived fom the IP cofiguatio. |
RX CDR efeece clock fequecy | 25 to 380 MHz | Selects the efeece clock fequecy (MHz) fo CDR. Default value is 156.25 MHz. |
CDR lock mode | auto maual |
Whe auto is selected, duig use iitiated eset o powe-up, CDR fist ties to lock to efeece ad the locks to data if peset. By default, loss of lock to data e-tigges eset RX PMA eset. Whe maual is selected, you must dive i_x_set_locktoef to cotol the CDR lock behavio. If i_x_set_locktoef is low CDR opeates i auto mode, ad i lock to efeece mode if it is high. Whe Eable x_cd_divclk is eabled, oly auto mode is available. Default value is auto. |
Eable x_set_locktoef pot | O/Off | This paamete is valid oly whe CDR lock mode is set to maual lock to efeece. Assetig this sigal keeps CDR i lock to efeece mode. Deassetig this sigal keeps CDR i auto mode. Whe switchig modes, asset eset. Default value is Off |