GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

3.7. Custom Cadence Generation Ports and Logic

Whe usig system PLL clockig mode, you must eable the Custom cadece geeatio (CCG) pots ad logic paamete fo the use cases that the Custom Cadece Geeatio Pots ad Logic Use Cases table below descibes. Eablig CCG logic esues that the TX PMA iteface FIFO does ot oveflow due to the ove clockig of the datapath whe usig system PLL clockig mode.

Table 61.  Custom Cadece Geeatio Pots ad Logic Use Cases
Cofiguatio Datapath Clockig mode System PLL Fequecy Eable Custom Cadece Geeatio (CCG) Pots ad Logic
PMA Diect PMA N/A No
PMA Diect System PLL Equal to PMA paallel clock fequecy. No PPM betwee PMA paallel clock fequecy ad system PLL fequecy. That is, the same efeece clock souce fo PMA ad system PLL.36 No
PMA Diect System PLL Geate tha the PMA paallel clock fequecy. Yes
FEC Diect System PLL Equal to the PMA Paallel clock fequecy. No PPM betwee PMA paallel clock fequecy ad system PLL fequecy. That is, the same efeece clock souce fo PMA ad system PLL. No
FEC Diect System PLL Equal to the PMA Paallel clock fequecy. PPM betwee PMA paallel clock fequecy ad system PLL fequecy. That is, diffeet efeece clock fo PMA ad system PLL. Yes
FEC Diect System PLL Geate tha the PMA paallel clock fequecy. Yes
Whe you eable Custom cadece geeatio (CCG) pots ad logic, the o_tx_cadece, i_tx_cadece_fast_clk, ad i_tx_cadece_slow_clk pots ae available i the GTS PMA/FEC Diect PHY Itel FPGA IP. CCG logic uses the i_tx_cadece_fast_clk ad i_tx_cadece_slow_clk iputs (does ot moito PMA Iteface FIFO status), ad geeates a o_tx_cadece output sigal. You must use o_tx_cadece to asset ad de-asset the TX PMA Iteface data valid bit. This bit is oe of the bits i TX paallel data. Refe to Paallel Data Mappig Ifomatio.
Table 62.  tx_cadece_fast_clk ad tx_cadece_slow_clk coectios
Cofiguatio Eable TX Double Width Tasfe Recommeded Coectios
PMA Diect Yes
  • Coect i_tx_cadece_fast_clk to System PLL Clock Div2
  • Coect i_tx_cadece_slow_clk to wod clock / 2
PMA Diect No
  • Coect i_tx_cadece_fast_clk to System PLL Clock
  • i_tx_cadece_slow_clk to wod clock
FEC Diect Yes
  • Coect i_tx_cadece_fast_clk to System PLL Clock Div2
  • i_tx_cadece_slow_clk to Use Clock (DIV 66 o DIV 68)
36 Whe usig PMA diect with system PLL clockig mode, if the efeece clock fo PMA ad system PLL ae fom diffeet clock souce, the the system PLL fequecy caot be equal to the PMA paallel clock fequecy. System PLL fequecy must be geate tha o equal to the fastest possible TX ad RX PMA clock, icludig PPM.