Visible to Intel only — GUID: puo1681940777221
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: puo1681940777221
Ixiasoft
3.7. Custom Cadence Generation Ports and Logic
Whe usig system PLL clockig mode, you must eable the Custom cadece geeatio (CCG) pots ad logic paamete fo the use cases that the Custom Cadece Geeatio Pots ad Logic Use Cases table below descibes. Eablig CCG logic esues that the TX PMA iteface FIFO does ot oveflow due to the ove clockig of the datapath whe usig system PLL clockig mode.
Cofiguatio | Datapath Clockig mode | System PLL Fequecy | Eable Custom Cadece Geeatio (CCG) Pots ad Logic |
---|---|---|---|
PMA Diect | PMA | N/A | No |
PMA Diect | System PLL | Equal to PMA paallel clock fequecy. No PPM betwee PMA paallel clock fequecy ad system PLL fequecy. That is, the same efeece clock souce fo PMA ad system PLL.36 | No |
PMA Diect | System PLL | Geate tha the PMA paallel clock fequecy. | Yes |
FEC Diect | System PLL | Equal to the PMA Paallel clock fequecy. No PPM betwee PMA paallel clock fequecy ad system PLL fequecy. That is, the same efeece clock souce fo PMA ad system PLL. | No |
FEC Diect | System PLL | Equal to the PMA Paallel clock fequecy. PPM betwee PMA paallel clock fequecy ad system PLL fequecy. That is, diffeet efeece clock fo PMA ad system PLL. | Yes |
FEC Diect | System PLL | Geate tha the PMA paallel clock fequecy. | Yes |
Whe you eable Custom cadece geeatio (CCG) pots ad logic, the o_tx_cadece, i_tx_cadece_fast_clk, ad i_tx_cadece_slow_clk pots ae available i the GTS PMA/FEC Diect PHY Itel FPGA IP. CCG logic uses the i_tx_cadece_fast_clk ad i_tx_cadece_slow_clk iputs (does ot moito PMA Iteface FIFO status), ad geeates a o_tx_cadece output sigal. You must use o_tx_cadece to asset ad de-asset the TX PMA Iteface data valid bit. This bit is oe of the bits i TX paallel data. Refe to Paallel Data Mappig Ifomatio.
Cofiguatio | Eable TX Double Width Tasfe | Recommeded Coectios |
---|---|---|
PMA Diect | Yes |
|
PMA Diect | No |
|
FEC Diect | Yes |
|
36 Whe usig PMA diect with system PLL clockig mode, if the efeece clock fo PMA ad system PLL ae fom diffeet clock souce, the the system PLL fequecy caot be equal to the PMA paallel clock fequecy. System PLL fequecy must be geate tha o equal to the fastest possible TX ad RX PMA clock, icludig PPM.