GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

5.6.1. Example Use Case 1

I this example use case, both sides of the device ae fully populated ad have the followig IPs istatiated:
  • Two GTS Reset Sequece Itel FPGA IP
  • Fou GTS PMA/FEC Diect PHY Itel FPGA IP
  • Oe GTS Etheet Itel FPGA Had IP
  • Oe GTS PCI Expess* Itel FPGA IP
  • Oe Tiple-Speed Etheet Itel FPGA IP
  • Oe HPS USB3.1
Table 80.  GTS Reset Sequece Itel FPGA IP Paamete Settigs fo Use Case 1
GTS Reset Sequece Itel FPGA IP Paamete Value Selectio
# 1 (Left Side) Eable PCIE ad/o HPS USB3.1 oly desig Off
Numbe of Reset Sequece Lae(s) 11
Numbe of Bak(s) 3
# 2 (Right Side) Eable PCIE ad/o HPS USB3.1 oly desig Off
Numbe of Reset Sequece Lae(s) 8
Numbe of Bak(s) 3
The followig figue shows the coectios betwee the two GTS Reset Sequece Itel FPGA IPs ad the othe istatiated IPs.
Figue 80. Example Use Case 1