Visible to Intel only — GUID: jzi1708723475945
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: jzi1708723475945
Ixiasoft
8.3.4. Creating Transceiver Links
Tasceive liks ae idetified automatically whe a eceive ad tasmitte shae the same chael. Each eabled tasmitte ad eceive chael o all loaded ad liked devices is displayed i the Toolkit Exploe as show i the followig figue.
Figue 98. Toolkit Exploe
You ca ceate a custom collectio to view ad cofigue TX ad RX chaels. If you wat to ceate TX ad RX paths betwee diffeet physical chaels, whethe they ae i the same device o i diffeet devices, you must maually ceate ew liks. To have TX ad RX paths betwee diffeet physical chaels, make sue you have a exteal loopback eithe usig a loopback cable o cad o the boad to have physical coectios betwee the chaels.
To maually ceate tasceive liks that have TX ad RX chaels i diffeet physical chael locatios, follow these steps:
- Choose the TX ad RX pai you wat to lik.
- Right-click to ceate a collectio ad specify a ame i the Add to Collectio box.
- Click OK. The lik you ceate adds to the Collectios box.
- Click Ope Toolkit. You ca also ope all the chaels i oe view by double-clickig the istaces i the Details box. The ame of the chaels collectio is automatically added.
- Go to mai Collectios pae view whee you ca cotol ad moito the chaels.
Figue 99. Expot Collectios
You ca also load a peviously saved collectio. Right-click i the Collectios widow ad select Impot Collectios as show i the followig figue.
Figue 100. Impot Collectios