Visible to Intel only — GUID: yac1666393844172
Ixiasoft
Visible to Intel only — GUID: yac1666393844172
Ixiasoft
2.6.3.3. System PLL Clock for FPGA Core
If the system PLL is ot used by the GTS tasceive bak, o it is i a dowboded GTS tasceive bak, it ca be used by the FPGA coe. I this case, up to thee clock outputs (C0, C1, C2) ca be geeated by the system PLL ad fed to the FPGA coe.
These clock outputs coect to the FPGA coe though the coe iteface. Each GTS tasceive bak has six coe itefaces to the FPGA coe; oe fo PCIe* , oe fo Etheet with PTP eabled, ad oe fo each of the fou PMA chaels i the bak. A uutilized coe iteface ca be used by the system PLL to coect to the FPGA coe. The coe itefaces fo PCIe* ad Etheet with PTP ca oly accommodate two clock outputs of the system PLL, wheeas the othes ca pass though all thee clock outputs.
I the followig example, the system PLL outputs of C0 ad C1 ae fed though the PCIe* coe iteface as this is oe of the two uutilized coe itefaces. The fou chael coe itefaces ae beig utilized ad maked gay i the figue.