GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

3.4.3. Reset Signals

Table 40.  Reset Sigals
Sigal Name Clocks Domais Diectio Desciptio
i_tx_eset asychoous iput TX eset iput fo TX PMA ad TX datapath. Must be kept asseted util o_tx_eset_ack is asseted.
i_x_eset asychoous iput RX eset iput fo RX PMA ad RX datapath. Must be kept asseted util o_x_eset_ack is asseted.
o_tx_eset_ack asychoous output TX fully i eset idicato. o_tx_eset_ack idicates that the PMA is i eset. It assets afte the assetio of i_tx_eset, ad deassets afte the deassetio of i_tx_eset.
o_x_eset_ack asychoous output RX fully i eset idicato. o_x_eset_ack idicates that the PMA is i eset. It assets afte the assetio of i_x_eset ad deassets afte the deassetio of i_x_eset.
o_tx_eady asychoous output Status pot to idicate whe TX PMA ad TX datapath ae eset successfully ad eady fo data tasfe.
o_x_eady asychoous output

Status pot to idicate whe RX PMA ad RX datapath ae eset successfully ad eady fo data tasfe.

o_sc_s_eq[N-1:0] asychoous output Request sigal fom Soft Reset Cotolle (SRC) to GTS Reset Sequece Itel FPGA IP fo eset opeatio. Assets whe thee is a equest to toggle eset.
i_sc_s_gat [N-1:0] asychoous iput Gat sigal fom GTS Reset Sequece Itel FPGA IP to SRC. Assets whe the eset equest is gated by Reset Sequece Itel FPGA IP.
i_pma_cu_clk[M-1:0] clock iput

PMA Cotol Uit clock souce, oe pe GTS bak fo each side of the device. This clock pot must be coected fom the GTS Reset Sequece Itel FPGA IP.