Visible to Intel only — GUID: ilq1682710714021
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: ilq1682710714021
Ixiasoft
3.4.3. Reset Signals
Sigal Name | Clocks Domais | Diectio | Desciptio |
---|---|---|---|
i_tx_eset | asychoous | iput | TX eset iput fo TX PMA ad TX datapath. Must be kept asseted util o_tx_eset_ack is asseted. |
i_x_eset | asychoous | iput | RX eset iput fo RX PMA ad RX datapath. Must be kept asseted util o_x_eset_ack is asseted. |
o_tx_eset_ack | asychoous | output | TX fully i eset idicato. o_tx_eset_ack idicates that the PMA is i eset. It assets afte the assetio of i_tx_eset, ad deassets afte the deassetio of i_tx_eset. |
o_x_eset_ack | asychoous | output | RX fully i eset idicato. o_x_eset_ack idicates that the PMA is i eset. It assets afte the assetio of i_x_eset ad deassets afte the deassetio of i_x_eset. |
o_tx_eady | asychoous | output | Status pot to idicate whe TX PMA ad TX datapath ae eset successfully ad eady fo data tasfe. |
o_x_eady | asychoous | output | Status pot to idicate whe RX PMA ad RX datapath ae eset successfully ad eady fo data tasfe. |
o_sc_s_eq[N-1:0] | asychoous | output | Request sigal fom Soft Reset Cotolle (SRC) to GTS Reset Sequece Itel FPGA IP fo eset opeatio. Assets whe thee is a equest to toggle eset. |
i_sc_s_gat [N-1:0] | asychoous | iput | Gat sigal fom GTS Reset Sequece Itel FPGA IP to SRC. Assets whe the eset equest is gated by Reset Sequece Itel FPGA IP. |
i_pma_cu_clk[M-1:0] | clock | iput | PMA Cotol Uit clock souce, oe pe GTS bak fo each side of the device. This clock pot must be coected fom the GTS Reset Sequece Itel FPGA IP. |