Visible to Intel only — GUID: cux1699903864482
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: cux1699903864482
Ixiasoft
3.10.2. GTS PMA Register Map
The GTS PMA Registe Map cosists of the PMA Aalog egistes, TX PLL coute egistes, debug ad loopback egiste ifomatio fo the GTS PMA laes.
I ode to access GTS PMA egistes, you must eable followig optio i the Avalo® Memoy-Mapped Iteface tab of the GTS PMA/FEC Diect PHY Itel FPGA IP paamete edito; Eable Avalo® Memoy Mapped iteface.
Figue 63. Avalo® Memoy-Mapped Iteface Paamete Settigs Fo PMA Registe Map
Note: You ca select the Eable Debug Edpoit o Avalo Iteface paamete, if you pla to use the GTS PMA/FEC Diect PHY Itel® FPGA IP debug itecoect fabic to coect the GTS PMA egistes with the JTAG iteface. Refe to Usig Debug Edpoit Iteface withi the GTS PMA/FEC Diect PHY Itel FPGA IP fo moe ifomatio about accessig this Avalo® iteface.
Note: Whe you access the GTS PMA/FEC Diect PHY Itel IP Registe Map, you should be awae of the addessig fomat. The addessig fomat i the egiste map file is i a byte addessig fomat. Fo example, whe you access the egistes though System Cosole, you ca use this byte addessig fomat. You must use the wod addessig fomat (byte addess/4) ad follow the addessig bit fomat outlied i MSB Addess Bits fo Logical Avalo Memoy-Mapped Recofiguatio Pot Idex Value table whe you access the egistes via Nios® V o the HPS.
Related Ifomatio