Visible to Intel only — GUID: pdt1724973548098
Ixiasoft
Visible to Intel only — GUID: pdt1724973548098
Ixiasoft
3.3.5.3. PMA Configuration Rules for DisplayPort Mode
Parameter | Values |
---|---|
Common Datapath Options | |
PMA configuration rules | DisplayPort |
Number of PMA lanes | 1, 2, or 4 |
Datapath clocking mode | PMA or System PLL clocking |
System PLL frequency (optional) | 700 MHz
Note: DisplayPort configuration rule supports both System PLL and PMA clocking mode. If you select PMA clocking mode, this setting is not required.
|
PMA mode | Duplex, TX Simplex, or RX Simplex |
PMA data rate | 10000 Mbps
Note: The current Quartus® Prime Pro Edition software release only supports 10,000 Mbps.
|
PMA width | 32 |
TX Datapath Options | |
TX PLL reference clock | 150 MHz |
RX Datapath Options | |
RX CDR reference clock frequency | 150 MHz |
You can implement the DisplayPort configuration as shown above using the GTS PMA/FEC Direct PHY Intel FPGA IP and combine it with the GTS DisplayPort PHY Altera FPGA IP, which offers the upper layer protocol implementation, for a complete solution of the DisplayPort protocol. Refer to the GTS DisplayPort PHY Altera FPGA IP User Guide for more details.
The DisplayPort selection also enables you to implement the dual simplex mode for the GTS PMA/FEC Direct PHY Intel FPGA IP. Refer to the GTS Transceiver Dual Simplex Interfaces User Guide for details on how to implement the dual simplex mode.