Visible to Intel only — GUID: doh1699553438499
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: doh1699553438499
Ixiasoft
3.3.1. Preset IP Parameter Settings
The IP paamete edito povides peset settigs fo the GTS PMA/FEC Diect PHY Itel FPGA IP. You ca specify the peset settigs as a statig poit fo you desig. To apply the peset paametes, double-click the peset ame, ad click Apply as show i the followig figue.
Figue 41. Available Paamete Pesets I Paamete Edito
Fo example, selectig the PMADiect_10G_1_Lae_System_PLL_Custom_cadece peset eables all paametes ad pots that the PMA Diect mode equies, with oe GTS PMA opeatig at 10.3125 Gbps.
PMA/FEC Diect Pesets | Desciptio |
---|---|
FECDiect_10G_1_Lae_System_PLL_ FiecodeFEC | Oe FEC Diect GTS lae, opeatig at 10.3125 Gbps with system PLL clockig mode (Fiecode FEC eabled) |
FECDiect_16GFC_1_Lae_System_PLL_ FiecodeFEC | Oe FEC Diect GTS lae, opeatig at 14.025 Gbps with system PLL clockig mode (Fiecode FEC ad custom cadece eabled) |
PCSDiect_17G_1_Lae_System_PLL | Oe PCS Diect GTS lae, opeatig at 17.160 Gbps with system PLL clockig mode |
PMADiect_10G_1_Lae_System_PLL_Custom_ Cadece | Oe PMA Diect GTS lae, opeatig at 10.3125 Gbps with system PLL clockig mode (Custom cadece eabled) |
PMADiect_17G_1_Lae_PMAClockig | Oe PMA Diect GTS lae, opeatig at 17.16 Gbps with PMA clockig mode |
PMADiect_1G_1_Lae_System_PLL_Custom_ Cadece | Oe PMA Diect GTS lae, opeatig at 1.25 Gbps with system PLL clockig mode (Custom cadece eabled) |
PMADiect_2P5G_1_Lae_System_PLL_Custom_ Cadece | Oe PMA Diect GTS lae, opeatig at 3.125 Gbps with system PLL clockig mode (Custom cadece eabled) |
PMADiect_40G_4_Lae_PMAClockig | Fou PMA Diect GTS laes, opeatig at 10.3125 Gbps pe lae, with PMA clockig mode |
PMADiect_6G_2_System_PLL_Custom_ Cadece | Two PMA Diect GTS laes, opeatig at 3.4 Gbps pe lae, with system PLL clockig mode (Custom cadece eabled) |
Specifyig a peset emoves ay existig paamete values fo the IP i the paamete edito. Selectig peset paametes does ot pevet you fom chagig ay paamete values to meet the equiemets of you desig.