GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

3.3.1. Preset IP Parameter Settings

The IP paamete edito povides peset settigs fo the GTS PMA/FEC Diect PHY Itel FPGA IP. You ca specify the peset settigs as a statig poit fo you desig. To apply the peset paametes, double-click the peset ame, ad click Apply as show i the followig figue.
Figue 41. Available Paamete Pesets I Paamete Edito
Fo example, selectig the PMADiect_10G_1_Lae_System_PLL_Custom_cadece peset eables all paametes ad pots that the PMA Diect mode equies, with oe GTS PMA opeatig at 10.3125 Gbps.
Table 21.  Peset IP Settigs
PMA/FEC Diect Pesets Desciptio
FECDiect_10G_1_Lae_System_PLL_ FiecodeFEC Oe FEC Diect GTS lae, opeatig at 10.3125 Gbps with system PLL clockig mode (Fiecode FEC eabled)
FECDiect_16GFC_1_Lae_System_PLL_ FiecodeFEC Oe FEC Diect GTS lae, opeatig at 14.025 Gbps with system PLL clockig mode (Fiecode FEC ad custom cadece eabled)
PCSDiect_17G_1_Lae_System_PLL Oe PCS Diect GTS lae, opeatig at 17.160 Gbps with system PLL clockig mode
PMADiect_10G_1_Lae_System_PLL_Custom_ Cadece Oe PMA Diect GTS lae, opeatig at 10.3125 Gbps with system PLL clockig mode (Custom cadece eabled)
PMADiect_17G_1_Lae_PMAClockig Oe PMA Diect GTS lae, opeatig at 17.16 Gbps with PMA clockig mode
PMADiect_1G_1_Lae_System_PLL_Custom_ Cadece Oe PMA Diect GTS lae, opeatig at 1.25 Gbps with system PLL clockig mode (Custom cadece eabled)
PMADiect_2P5G_1_Lae_System_PLL_Custom_ Cadece Oe PMA Diect GTS lae, opeatig at 3.125 Gbps with system PLL clockig mode (Custom cadece eabled)
PMADiect_40G_4_Lae_PMAClockig Fou PMA Diect GTS laes, opeatig at 10.3125 Gbps pe lae, with PMA clockig mode
PMADiect_6G_2_System_PLL_Custom_ Cadece Two PMA Diect GTS laes, opeatig at 3.4 Gbps pe lae, with system PLL clockig mode (Custom cadece eabled)

Specifyig a peset emoves ay existig paamete values fo the IP i the paamete edito. Selectig peset paametes does ot pevet you fom chagig ay paamete values to meet the equiemets of you desig.