GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

2.1. Building Blocks

A GTS tasceive bak cosists of fou PMA chaels, hadeed IPs (FEC, PCS, PCIe, ad Etheet MAC), a system PLL, ad clock etwoks (fo efeece clock ad datapath clock).
Figue 2. High-Level Block Diagam of a GTS Tasceive Bak

The umbe of GTS tasceive baks vaies depedig o device desity ad package vaiats. Refe to Agilex™ 5 FPGAs ad SoCs Family Pla fo details o the GTS tasceive cout.

Refe to the followig figues fo the espective GTS tasceive bak layout. I devices with optios fo smalle packages, some GTS tasceive baks ae dowboded (GTS pis ot boded out at package) ad ot available fo use, except fo the system PLL that emais available fo use to clock the FPGA coe logic.

Figue 3. GTS Tasceive Bak Layout fo E-Seies FPGAs with 24 GTS TasceivesApplicable to Device Goup A ad Device Goup B
Figue 4. GTS Tasceive Bak Layout fo E-Seies FPGAs with 16 GTS TasceivesApplicable to Device Goup A ad Device Goup B
Figue 5. GTS Tasceive Bak Layout fo E-Seies FPGAs with 12 GTS TasceivesApplicable to Device Goup A ad Device Goup B
Figue 6. GTS Tasceive Bak Layout fo E-Seies FPGAs with 8 GTS Tasceives
Figue 7. GTS Tasceive Bak Layout fo E-Seies FPGAs with 4 GTS Tasceives
The followig figues show the diffeet packages ad GTS tasceive combiatios fo the D-Seies FPGAs.
Figue 8. GTS Tasceive Bak Layout fo D-Seies FPGAs with 32 GTS Tasceives
Figue 9. GTS Tasceive Bak Layout fo D-Seies FPGAs with 24 GTS Tasceives
Figue 10. GTS Tasceive Bak Layout fo D-Seies FPGAs with 16 GTS Tasceives
Figue 11. GTS Tasceive Bak Layout fo D-Seies FPGAs with 8 GTS Tasceives
The followig table shows the had IP cofiguatios suppoted by the PMA fo eablig vaious iteface potocols.
Table 2.  Had IP Cofiguatios Suppoted with PMA
Cofiguatio PCIe* Had IP MAC PCS FEC PMA Example Potocols
Hadeed PCIe* IP Yes No No No Yes PCIe*
Hadeed Etheet IP No Yes Yes Optioal Yes 10G/25G Etheet
Hadeed USB 3.1 IP 3 No No No No Yes USB3.1
PCS Diect No No Yes Optioal4 Yes CPRI (64B/66B), FlexE, OTN
FEC Diect No No No Yes Yes Fibe Chael 16G
PMA Diect No No No No Yes Basic, CPRI (8B/10B), HDMI, SDI, DisplayPot, JESD204B/C SATA, GPON 5, Fibe Chael, Itelake
3 The hadeed USB 3.1 IP cotolle esides i the HPS block, ad is suppoted fo devices with GTS tasceive ad HPS oly. Refe to the Agilex™ 5 Had Pocesso System Techical Refeece Maual fo implemetatio details of USB3.1.
4 The PCS Diect mode does ot suppot the OTU25u RS(528,514) FEC.
5 SATA ad GPON mode ae ot suppoted i the cuet elease of the Quatus® Pime Po Editio softwae.