Visible to Intel only — GUID: enh1664910433057
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: enh1664910433057
Ixiasoft
2.1. Building Blocks
A GTS tasceive bak cosists of fou PMA chaels, hadeed IPs (FEC, PCS, PCIe, ad Etheet MAC), a system PLL, ad clock etwoks (fo efeece clock ad datapath clock).
Figue 2. High-Level Block Diagam of a GTS Tasceive Bak
The umbe of GTS tasceive baks vaies depedig o device desity ad package vaiats. Refe to Agilex™ 5 FPGAs ad SoCs Family Pla fo details o the GTS tasceive cout.
Refe to the followig figues fo the espective GTS tasceive bak layout. I devices with optios fo smalle packages, some GTS tasceive baks ae dowboded (GTS pis ot boded out at package) ad ot available fo use, except fo the system PLL that emais available fo use to clock the FPGA coe logic.
Figue 3. GTS Tasceive Bak Layout fo E-Seies FPGAs with 24 GTS TasceivesApplicable to Device Goup A ad Device Goup B
Figue 4. GTS Tasceive Bak Layout fo E-Seies FPGAs with 16 GTS TasceivesApplicable to Device Goup A ad Device Goup B
Figue 5. GTS Tasceive Bak Layout fo E-Seies FPGAs with 12 GTS TasceivesApplicable to Device Goup A ad Device Goup B
Figue 6. GTS Tasceive Bak Layout fo E-Seies FPGAs with 8 GTS Tasceives
Figue 7. GTS Tasceive Bak Layout fo E-Seies FPGAs with 4 GTS Tasceives
The followig figues show the diffeet packages ad GTS tasceive combiatios fo the D-Seies FPGAs.
Figue 8. GTS Tasceive Bak Layout fo D-Seies FPGAs with 32 GTS Tasceives
Figue 9. GTS Tasceive Bak Layout fo D-Seies FPGAs with 24 GTS Tasceives
Figue 10. GTS Tasceive Bak Layout fo D-Seies FPGAs with 16 GTS Tasceives
Figue 11. GTS Tasceive Bak Layout fo D-Seies FPGAs with 8 GTS Tasceives
The followig table shows the had IP cofiguatios suppoted by the PMA fo eablig vaious iteface potocols.
Cofiguatio | PCIe* Had IP | MAC | PCS | FEC | PMA | Example Potocols |
---|---|---|---|---|---|---|
Hadeed PCIe* IP | Yes | No | No | No | Yes | PCIe* |
Hadeed Etheet IP | No | Yes | Yes | Optioal | Yes | 10G/25G Etheet |
Hadeed USB 3.1 IP 3 | No | No | No | No | Yes | USB3.1 |
PCS Diect | No | No | Yes | Optioal4 | Yes | CPRI (64B/66B), FlexE, OTN |
FEC Diect | No | No | No | Yes | Yes | Fibe Chael 16G |
PMA Diect | No | No | No | No | Yes | Basic, CPRI (8B/10B), HDMI, SDI, DisplayPot, JESD204B/C SATA, GPON 5, Fibe Chael, Itelake |
Sectio Cotet
PMA
FEC
PCS
Etheet MAC
PCI Expess Had IP
PLL ad Clock Netwoks
Avalo Memoy-Mapped Iteface
3 The hadeed USB 3.1 IP cotolle esides i the HPS block, ad is suppoted fo devices with GTS tasceive ad HPS oly. Refe to the Agilex™ 5 Had Pocesso System Techical Refeece Maual fo implemetatio details of USB3.1.
4 The PCS Diect mode does ot suppot the OTU25u RS(528,514) FEC.
5 SATA ad GPON mode ae ot suppoted i the cuet elease of the Quatus® Pime Po Editio softwae.