GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

5.2. IP Parameters

The table below lists the IP paametes fo the GTS Reset Sequece Itel FPGA IP.
Figue 75. GTS Reset Sequece Itel FPGA IP Paamete Edito
Table 78.  GTS Reset Sequece Itel FPGA IP Paametes
Paamete Name Default Rage Desciptio
Eable PCIE ad/o HPS USB3.1 oly desig Off

O/Off

Eable o disable the Eable PCIE ad/o HPS USB3.1 oly desig settig pe GTS Reset Sequece Itel FPGA IP.

Eable – Oly the pma_cu_clk pot is available fom the GTS Reset Sequece Itel FPGA IP.

Disable – All pots ae available fom the GTS Reset Sequece Itel FPGA IP.

Note: Eable this featue if you ae usig PCIe* oly o HPS USB3.1 oly o combiatio of both pe side of the device.
Numbe of Reset Sequece Lae(s) 1 1 - 16 Numbe of Reset Sequece laes pe side of the device to be coected to the GTS Reset Sequece Itel FPGA IP.
Note: The Numbe of Reset Sequece Lae(s) paamete must be set to the exact umbe of eset sequece equest o gat sigals used ad you caot leave them ucoected. The Numbe of Reset Sequece Lae(s) paamete does ot iclude PCIe* ad HPS USB3.1 chaels.
Numbe of Bak(s) 1 1 - 4 Numbe of baks pe GTS Reset Sequece Itel FPGA IP.
Note: The umbe of baks eflects the maximum allowable umbe of laes i you desig. The Numbe of Bak(s) paamete must be set to the exact umbe of tasceive baks used i you desig ad caot be left ucoected.