Visible to Intel only — GUID: jsw1683077877813
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: jsw1683077877813
Ixiasoft
5.2. IP Parameters
The table below lists the IP paametes fo the GTS Reset Sequece Itel FPGA IP.
Figue 75. GTS Reset Sequece Itel FPGA IP Paamete Edito
Paamete Name | Default | Rage | Desciptio |
---|---|---|---|
Eable PCIE ad/o HPS USB3.1 oly desig | Off | O/Off |
Eable o disable the Eable PCIE ad/o HPS USB3.1 oly desig settig pe GTS Reset Sequece Itel FPGA IP. Eable – Oly the pma_cu_clk pot is available fom the GTS Reset Sequece Itel FPGA IP. Disable – All pots ae available fom the GTS Reset Sequece Itel FPGA IP.
Note: Eable this featue if you ae usig PCIe* oly o HPS USB3.1 oly o combiatio of both pe side of the device.
|
Numbe of Reset Sequece Lae(s) | 1 | 1 - 16 | Numbe of Reset Sequece laes pe side of the device to be coected to the GTS Reset Sequece Itel FPGA IP.
Note: The Numbe of Reset Sequece Lae(s) paamete must be set to the exact umbe of eset sequece equest o gat sigals used ad you caot leave them ucoected. The Numbe of Reset Sequece Lae(s) paamete does ot iclude PCIe* ad HPS USB3.1 chaels.
|
Numbe of Bak(s) | 1 | 1 - 4 | Numbe of baks pe GTS Reset Sequece Itel FPGA IP.
Note: The umbe of baks eflects the maximum allowable umbe of laes i you desig. The Numbe of Bak(s) paamete must be set to the exact umbe of tasceive baks used i you desig ad caot be left ucoected.
|