GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

5.6.2. Example Use Case 2

I this example use case, both sides of the device ae ot fully populated ad have the followig IPs istatiated:
  • Two GTS Reset Sequece Itel FPGA IP
  • Two GTS PMA/FEC Diect PHY Itel FPGA IP
  • Fou GTS JESD204C Itel FPGA IP
  • Oe GTS AXI Steamig Itel FPGA IP fo PCI Expess*
  • Oe HPS USB3.1
Table 81.  GTS Reset Sequece Itel FPGA IP Paamete Settigs fo Use Case 2
GTS Reset Sequece Itel FPGA IP Paamete Value Selectio
# 1 (Left Side) Eable PCIE ad/o HPS USB3.1 oly desig O
Numbe of Reset Sequece Lae(s)
Numbe of Bak(s) 2
# 2 (Right Side) Eable PCIE ad/o HPS USB3.1 oly desig Off
Numbe of Reset Sequece Lae(s) 8
Numbe of Bak(s) 2
The use case also shows you how to use the Eable PCIE ad/o HPS USB3.1 oly desig paamete i a desig. I this use case, o the left side of the device, the i_sc_s_eq ad o_sc_s_gat pots ae ot eeded but o_pma_cu_clk is still eeded ad caot be left ucoected.
Figue 81. Example Use Case 2