GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

3.10.1. GTS PMA and FEC Direct PHY Soft CSR Register Map

The GTS PMA ad FEC Diect PHY Soft CSR Registe Map allows you to ead out the status of the GTS PMA/FEC Diect PHY Itel FPGA IP cofiguatio settigs, Avalo® memoy-mapped eady sigals, PMA eady sigals, TX PLL locked ad RX CDR lock-to-data status sigals. It also allows you to cotol settigs fo the PMA had ad soft eset sigals.

I ode to access the soft CSR egistes, you must eable followig optios i the Avalo® Memoy-Mapped Iteface tab of the GTS PMA/FEC Diect PHY Itel FPGA IP paamete edito:
  • Eable Avalo® Memoy Mapped iteface
  • Eable Diect PHY soft CSR
Figue 62.  Avalo® Memoy-Mapped Iteface Paamete Settigs Fo Soft CSR Registe Map
Note: You ca select the Eable Debug Edpoit o Avalo Iteface paamete, if you pla to use the GTS PMA/FEC Diect PHY Itel® FPGA IP debug itecoect fabic to coect the Diect PHY soft CSR egistes with the JTAG iteface. Refe to Usig Debug Edpoit Iteface withi the GTS PMA/FEC Diect PHY Itel FPGA IP fo moe ifomatio about accessig this Avalo® iteface.
The statig addess fo the GTS PMA/FEC Diect PHY Itel FPGA IP soft CSR egiste though the Avalo® memoy-mapped iteface is 0x800h. You ca efe to the PMA ad FEC Diect PHY Soft CSR Registe tab i the GTS PMA/FEC Diect PHY Itel FPGA IP Registe Map fo moe details.
Note: The GTS PMA/FEC Diect PHY Itel FPGA IP oly has oe Avalo® memoy-mapped iteface that ca access the etie addess space.