Visible to Intel only — GUID: smw1699898646316
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: smw1699898646316
Ixiasoft
3.10.1. GTS PMA and FEC Direct PHY Soft CSR Register Map
The GTS PMA ad FEC Diect PHY Soft CSR Registe Map allows you to ead out the status of the GTS PMA/FEC Diect PHY Itel FPGA IP cofiguatio settigs, Avalo® memoy-mapped eady sigals, PMA eady sigals, TX PLL locked ad RX CDR lock-to-data status sigals. It also allows you to cotol settigs fo the PMA had ad soft eset sigals.
I ode to access the soft CSR egistes, you must eable followig optios i the Avalo® Memoy-Mapped Iteface tab of the GTS PMA/FEC Diect PHY Itel FPGA IP paamete edito:
- Eable Avalo® Memoy Mapped iteface
- Eable Diect PHY soft CSR
Figue 62. Avalo® Memoy-Mapped Iteface Paamete Settigs Fo Soft CSR Registe Map
Note: You ca select the Eable Debug Edpoit o Avalo Iteface paamete, if you pla to use the GTS PMA/FEC Diect PHY Itel® FPGA IP debug itecoect fabic to coect the Diect PHY soft CSR egistes with the JTAG iteface. Refe to Usig Debug Edpoit Iteface withi the GTS PMA/FEC Diect PHY Itel FPGA IP fo moe ifomatio about accessig this Avalo® iteface.
The statig addess fo the GTS PMA/FEC Diect PHY Itel FPGA IP soft CSR egiste though the Avalo® memoy-mapped iteface is 0x800h. You ca efe to the PMA ad FEC Diect PHY Soft CSR Registe tab i the GTS PMA/FEC Diect PHY Itel FPGA IP Registe Map fo moe details.
Note: The GTS PMA/FEC Diect PHY Itel FPGA IP oly has oe Avalo® memoy-mapped iteface that ca access the etie addess space.
Related Ifomatio