GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

3.6.2. Recommended tx/rx_coreclkin Connection and tx/rx_clkout2 Source

Recommeded Coectio ad Souce table below shows ecommeded i_tx/x_coeclki coectio ad o_tx/x_clkout ad o_tx/x_clkout2 souce, based o the datapath clockig mode ad double-width tasfe selectio.

Table 55.  Recommeded Coectio ad Souce
Datapath Clockig Mode Coe Iteface FIFO Mode Eable TX/RX Double Width Tasfe Recommeded tx/x_coeclki coectio Recommeded tx/x_clkout o tx/x_clkout2 souce Divisio facto
PMA Phase Compesatio No o_tx/x_clkout Wod clock N/A
Yes o_tx/x_clkout2 Wod clock 2
Elastic Yes o_tx/x_clkout2 o ay othe clock souce fom use Wod clock/Use clock 2
No o_tx/x_clkout o ay othe clock souce fom use Wod clock/Use clock N/A
System PLL Phase Compesatio No o_tx/x_clkout Sys PLL clock N/A
Yes o_tx/x_clkout Sys PLL clock 2
  • Whe usig system PLL clockig mode, both o_tx_clkout ad o_x_clkout ca clock i_tx_coeclki ad i_x_coeclki.
  • Whe usig PMA clockig mode, o_tx_clkout/2 must clock i_tx_coeclki. o_x_clkout/2 must clock i_x_coeclki. The oly exceptio to this equiemet i PMA clockig mode is fo chip to chip applicatios whee TX ad RX shae same efeece clock souce (that is, 0 PPM diffeece), o_tx_clkout o o_x_clkout ca clock both i_tx_coeclki ad i_x_coeclki.