Visible to Intel only — GUID: mxx1708730579467
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: mxx1708730579467
Ixiasoft
8.1. GTS Transceiver Toolkit Parameter Settings
The followig table descibes the tasceive toolkit paamete settigs.
Paamete | Desciptio | Cotol Pae |
---|---|---|
Bit eo ate (BER) | Repots the umbe of eos divided by bits tested sice the last eset of the checke. Whe RX CDR is locked to efeece clock o PRBS checke is ot locked, the BER epoted is ot eliable. | Receive pae |
Clea Stats | Clea the cuet umbe of bits tested, umbe of eo bits ad BER. | Receive pae |
Had PRBS checke uig | Not Ruig: checke stops. Ruig: checke is checkig, ad data patte is locked. |
Receive pae |
Had PRBS geeato uig | Not Ruig: geeato stops. Ruig: geeato is sedig a patte. |
Tasmitte pae |
Iject Eo | Iject a bit eo i the tasmitte PRBS patte. | Tasmitte pae |
Loopback mode | Select the loopbacks mode. The available optios ae:
|
Receive pae |
Numbe of bits tested | Specifies the umbe of bits tested sice the last eset of the checke. Whe RX CDR is locked to efeece clock o PRBS checke is ot locked, the BER epoted is ot eliable | Receive pae |
Numbe of eo bits | Specifies the umbe of eo bits ecouteed sice the last eset of the checke. Whe RX CDR is locked to efeece clock o PRBS checke is ot locked, the BER epoted is ot eliable | Receive pae |
PRBS patte | Select the test patte fo the bit eo test. | Tasmitte ad eceive pae |
RX PMA Settigs | RX Equalizatio settigs.
Note: You ca cotol these settigs oly whe you ae usig the maual adaptatio mode.
|
Receive pae |
RX PMA Advace Settigs | Displays the values of the DFE Data Taps 2 though 16.
Note: These paametes ae ead oly to view the values.
|
Receive pae |
Eye Viewe | Povides iteface fo measuig the Eye Width ad Eye Height as well as savig the measuemets ito CSV. | Receive Pae |
Set Wokig Diectoy | Allows you to chage the folde used as the wokig diectoy. You ca use it you wat to save the expoted Eye measuemets CSV ito you chose path | Toolkits Paametes tab |
Ivet Polaity | Allows you to eable TX o RX polaity ivesio | Tasmitte ad eceive pae |
RX CDR locked to data | Locked: Idicates the eceive CDR is i lock-to-data (LTD) mode. Not Locked: Idicates the eceive CDR is ot locked to icomig data. |
Receive pae |
RX CDR locked to ef clock | Locked: Idicates the eceive CDR is i lock-to-efeece (LTR) mode. Not Locked: Idicates the eceive CDR is ot locked to efeece clock. Do't Cae: Whe the eceive CDR is i LTD mode. |
Receive pae |
RX Reset PMA | Reset the RX datapath. | Receive pae |
Stat | Stats the patte geeato o checke o the chael to veify icomig data. | Tasmitte ad eceive pae |
Stop | Stops geeatig pattes ad testig the chael. | Tasmitte ad eceive pae |
TX Equalizatio Paametes | Post_tap_1 Mai_tap Pe_tap_1 Pe_tap_2 |
Tasmitte pae ad eceive pae |
TX PLL Locked | Locked: Idicates TX PLL locks to efeece clock. | Tasmitte pae |
TX Reset PMA | Reset the TX PMA datapath. | Tasmitte pae |