GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

3.4.2. TX and RX Reference Clock and Clock Output Interface Signals

Table 39.  TX ad RX Refeece Clock ad Clock Output Iteface Sigals
Sigal Name Clocks Domai/Resets Diectio Desciptio

o_x_clkout[(N-1):0]

o_x_clkout2[(N-1):0)]

o_tx_clkout[(N-1):0]

o_tx_clkout2[(N-1):0]

N/A output Refe to Clock Pots
i_tx_coeclki[N-1:0] N/A iput The FPGA coe clock. Dives the wite side of the TX FIFO.
i_x_coeclki[N-1:0] N/A iput The FPGA coe clock. Dives the ead side of the RX FIFO.
i_tx_pll_efclk_p[N-1:0] N/A iput Refeece clock fo each of the TX PLLs. The local efeece clock o the egioal efeece clock pis must be assiged hee.

You must esue that the iput efeece clock is peset, stable ad at the cofigued fequecy befoe you elease i_tx_eset.

i_x_cd_efclk_p[N-1:0] N/A iput Evey tasceive bak povides a efeece clock iput fo the RX CDR clock block. The local efeece clock o the egioal efeece clock pis must be assiged hee.

You must esue that the iput efeece clock is peset, stable ad at the cofigued fequecy befoe you elease i_x_eset.

i_system_pll_clk N/A iput To be coected to the GTS System PLL Clock Itel FPGA IP PLL output.
o_tx_pll_locked[N-1:0] asychoous output TX PLL locked sigal fo efeece clock withi the PPM theshold status sigal. 1’b1 = locked. 1’b0 = ot locked.
o_x_cd_divclk N/A output This is the clock used fo cases like CPRI to big the ecoveed clock to a output pi to be used as efeece clock.
o_efclk2coe[N-1:0] N/A output Tasceive PLL efeece clock that you ca oute to the FPGA fabic, fo example fo the HDMI use case.
i_system_pll_lock asychoous iput System PLL locked sigal