Visible to Intel only — GUID: euj1682710681090
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: euj1682710681090
Ixiasoft
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
Sigal Name | Clocks Domai/Resets | Diectio | Desciptio |
---|---|---|---|
o_x_clkout[(N-1):0] o_x_clkout2[(N-1):0)] o_tx_clkout[(N-1):0] o_tx_clkout2[(N-1):0] |
N/A | output | Refe to Clock Pots |
i_tx_coeclki[N-1:0] | N/A | iput | The FPGA coe clock. Dives the wite side of the TX FIFO. |
i_x_coeclki[N-1:0] | N/A | iput | The FPGA coe clock. Dives the ead side of the RX FIFO. |
i_tx_pll_efclk_p[N-1:0] | N/A | iput | Refeece clock fo each of the TX PLLs. The local efeece clock o the egioal efeece clock pis must be assiged hee. You must esue that the iput efeece clock is peset, stable ad at the cofigued fequecy befoe you elease i_tx_eset. |
i_x_cd_efclk_p[N-1:0] | N/A | iput | Evey tasceive bak povides a efeece clock iput fo the RX CDR clock block. The local efeece clock o the egioal efeece clock pis must be assiged hee. You must esue that the iput efeece clock is peset, stable ad at the cofigued fequecy befoe you elease i_x_eset. |
i_system_pll_clk | N/A | iput | To be coected to the GTS System PLL Clock Itel FPGA IP PLL output. |
o_tx_pll_locked[N-1:0] | asychoous | output | TX PLL locked sigal fo efeece clock withi the PPM theshold status sigal. 1’b1 = locked. 1’b0 = ot locked. |
o_x_cd_divclk | N/A | output | This is the clock used fo cases like CPRI to big the ecoveed clock to a output pi to be used as efeece clock. |
o_efclk2coe[N-1:0] | N/A | output | Tasceive PLL efeece clock that you ca oute to the FPGA fabic, fo example fo the HDMI use case. |
i_system_pll_lock | asychoous | iput | System PLL locked sigal |