Visible to Intel only — GUID: ikk1664913431448
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: ikk1664913431448
Ixiasoft
2.2.1. Hard IP Rules
Whe plaig fo chael placemet, follow the locatio equiemets i the table below based o the equied had IP cofiguatio i you desig.
Had IP Cofiguatio | Chael Placemet Requiemet |
---|---|
Hadeed PCIe IP | Fixed locatios as show i Chael Placemet fo Hadeed PCIe IP Cofiguatios Acoss GTS Tasceive Baks |
Hadeed Etheet IP | CH3 ad CH2 7 i evey GTS tasceive bak as show i Chael Placemet fo Hadeed Etheet IP Cofiguatio i Evey GTS Tasceive Bak |
Hadeed USB3.1 IP 8 | CH2 o CH1 i GTS tasceive baks diectly adjacet to the HPS block as show i Chael Placemet fo Hadeed USB3.1 IP Cofiguatio i Oe GTS Tasceive Bak Diectly Adjacet to the HPS Block. Refe to the Agilex™ 5 Had Pocesso System Techical Refeece Maual fo implemetatio details of USB3.1. |
PCS Diect | Ay chael i a GTS tasceive bak, except fo lae aggegatio equiig bodig whee locatio is as show i Chael Placemet fo PMA Diect Cofiguatio fo Boded Lae Aggegatio |
PMA Diect |
The figues below show the fixed locatio placemet equiemet fo vaious cofiguatios of suppoted hadeed potocol IPs. The PMA chael that suppots a paticula cofiguatio is show i the same ow as the hadeed IP locatio o cofiguatio.
Figue 12. Chael Placemet fo Hadeed PCIe IP Cofiguatios Acoss GTS Tasceive Baks(1)
Figue 13. Chael Placemet fo Hadeed Etheet IP Cofiguatio i Evey GTS Tasceive Bak
Figue 14. Chael Placemet fo Hadeed USB3.1 IP Cofiguatio i GTS Tasceive Bak Diectly Adjacet to the HPS Block
Figue 15. Chael Placemet fo PMA Diect Cofiguatio fo Boded Lae Aggegatio(1)
7 Fo D-seies oly.
8 Devices with GTS tasceive ad HPS oly.