Visible to Intel only — GUID: jlm1708724058344
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: jlm1708724058344
Ixiasoft
8.3.6. Running Eye Viewer Tests
The Tasceive Toolkit suppots iteal eye measuemets. The Eye Viewe sectio i evey RX Chael tab ude the Chael Paametes pae allows you to set up ad u eye measuemet tests.
Note: The toolkit does ot suppot 2D Eye plots ad it epots the esults i tems of Eye Height ad Eye Width values.
- Select eithe Measue Eye Width o Measue Eye Height o both that you wat to measue.
- Set Bit Eo Rate to measue Eye Width ad Bit Eo Rate to measue Eye Height as show i the followig figue. Valid bit eo ate age is fom 1.0E-1 to 1.0E-12. The default bit eo ate is 1.0E-12.
Figue 103. Settig the BER fo Eye Measuemet Optios
- Specify the file path to stoe the esults i CSV fomat.
- Click Stat Eye Viewe. Make sue the RX chael is eceivig data befoe statig eye measuemet.
Whe the measuemet completes, the eye height esults ae show i the followig figues. The Eye Cete-to-top ad Eye Cete-to-bottom values ae with efeece to the cete of the eye. Measuemet fom eye cete to the top of the eye is a positive value. Measuemet fom the eye cete to the bottom of the eye is a egative value. The Eye Height is calculated by Eye Cete-to-top mius Eye Cete-to-bottom. A egative Eye Height value meas the eye is closed. Eye Width is epoted i uits of UI ad secods.
Figue 104. Eye Measuemet Results