GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

2.6.3.1. I/O PLLs in HVIO Bank as System PLL

Below the GTS tasceive baks, thee is a HVIO bak which cotais oe IOPLL. This IOPLL ca be used as a secod System PLL. Fo cetai devices, thee is oly oe GTS tasceive bak ad theefoe oly oe system PLL is available. Fo these devices, you ca use the I/O PLL i the adjacet HVIO bak as a secod system PLL if eeded.

The followig devices have oly oe GTS tasceive bak ad oe system PLL:
  • A5E 008
  • A5E 013
As the I/O PLL is diffeet fom the system PLL, you have to istatiate the I/O PLL usig the IOPLL Itel FPGA IP istead of the GTS System PLL Clocks Itel FPGA IP. Refe to the Clockig ad PLL Use Guide: Agilex™ 5 FPGAs ad SoCs fo moe ifomatio. The cuet elease of the Quatus® Pime Po Editio softwae does ot suppot this featue.
Note: The I/O PLL i the slowest device speed gade is ot capable of eachig the system PLL's maximum fequecy of 1000 MHz. Refe to the device datasheet fo the I/O PLL specificatios.