GTS Transceiver PHY User Guide

ID 817660
Date 10/07/2024
Public
Document Table of Contents

1. GTS Transceiver Overview

Updated for:
Intel® Quartus® Prime Design Suite 24.3
This use guide descibes the achitectue ad implemetatio details about the GTS tasceives i Agilex™ 5 FPGAs.
The GTS tasceives have a o-etu-to-zeo (NRZ) seial iteface with a advaced physical medium attachmet (PMA) ad multiple had IPs to allow efficiet implemetatio of popula ad emegig seial potocols. The GTS tasceive baks ae moolithically itegated to the FPGA coe fo geate efficiecy i lowe powe cosumptio ad smalle fom facto.
Table 1.  Key GTS Tasceive Featues
Featue E-Seies (Device Goup B) E-Seies (Device Goup A) D-Seies
Numbe of available PMAs 4-24 PMAs 8-32 PMAs
Data ate age 1-17.16 Gbps NRZ 1-28.1 Gbps NRZ
PCIe* had IP Up to six PCIe* 3.0 x4 o PCIe* 4.0 x4 1 Up to six PCIe* 4.0 x4 Up to fou PCIe* 4.0 x8
Etheet had IP IEEE 802.3-compliat Clause 49 physical codig sublaye (PCS) IEEE 802.3-compliat Clause 49 o Clause 107 PCS
Up to six 10 Gigabit Etheet (GbE) media access cotol (MAC) Up to six 10 o 25 GbE MAC Up to sixtee 10 o 25 GbE MAC
Suppots IEEE 1588 Pecisio Time Potocol (PTP), Auto Negotiatio ad Lik Taiig (AN/LT)
Fowad Eo Coectio (FEC)
  • IEEE 802.3 Clause 74 Fiecode FEC
  • IEEE 802.3 Clause 91 Reed-Solomo FEC RS (528, 524)
  • Etheet Techology Cosotium (ETC) Reed-Solomo FEC RS (528, 524)
  • Fibe Chael Reed-Solomo FEC RS (528,514)
  • OTU25u Reed-Solomo FEC RS (528, 514)
USB 3.1 had IP 2 Oe chael with USB 3.1 cotolle i HPS block

1 Suppoted fo -4S speed gade (VCC=0.8V) devices oly.
2 Devices with GTS tasceive ad HPS oly.