Visible to Intel only — GUID: jta1664832505368
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: jta1664832505368
Ixiasoft
1. GTS Transceiver Overview
Updated for: |
---|
Intel® Quartus® Prime Design Suite 24.3 |
This use guide descibes the achitectue ad implemetatio details about the GTS tasceives i Agilex™ 5 FPGAs.
- Achitectue details of the GTS tasceive i chapte 2
- Implemetatio details of the GTS IPs i chapte 3 to 6.
The GTS tasceives have a o-etu-to-zeo (NRZ) seial iteface with a advaced physical medium attachmet (PMA) ad multiple had IPs to allow efficiet implemetatio of popula ad emegig seial potocols. The GTS tasceive baks ae moolithically itegated to the FPGA coe fo geate efficiecy i lowe powe cosumptio ad smalle fom facto.
Featue | E-Seies (Device Goup B) | E-Seies (Device Goup A) | D-Seies |
---|---|---|---|
Numbe of available PMAs | 4-24 PMAs | 8-32 PMAs | |
Data ate age | 1-17.16 Gbps NRZ | 1-28.1 Gbps NRZ | |
PCIe* had IP | Up to six PCIe* 3.0 x4 o PCIe* 4.0 x4 1 | Up to six PCIe* 4.0 x4 | Up to fou PCIe* 4.0 x8 |
Etheet had IP | IEEE 802.3-compliat Clause 49 physical codig sublaye (PCS) | IEEE 802.3-compliat Clause 49 o Clause 107 PCS | |
Up to six 10 Gigabit Etheet (GbE) media access cotol (MAC) | Up to six 10 o 25 GbE MAC | Up to sixtee 10 o 25 GbE MAC | |
Suppots IEEE 1588 Pecisio Time Potocol (PTP), Auto Negotiatio ad Lik Taiig (AN/LT) | |||
Fowad Eo Coectio (FEC) |
|
||
USB 3.1 had IP 2 | Oe chael with USB 3.1 cotolle i HPS block |
1 Suppoted fo -4S speed gade (VCC=0.8V) devices oly.
2 Devices with GTS tasceive ad HPS oly.