Intel® Arria® 10 Hard Processor System Technical Reference Manual
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: suc1432841299976
Ixiasoft
Visible to Intel only — GUID: suc1432841299976
Ixiasoft
A.8.1. Full FPGA Reconfiguration
Reconfiguration Option | Configuration Method | HPS Reboot Required |
---|---|---|
FPGA Core Only | Partial Reconfiguration | No |
FPGA andHPS Shared I/O 64 | Full Reconfiguration | Yes |
FPGA65 64 | Full Reconfiguration | Yes |
HPS Shared I/O66 64 | Full Reconfiguration | Yes |
FPGA Core + FPGA I/O + HPS Shared I/O64 | Full Reconfiguration | Yes |
If a new FPGA fabric image is required and performing a system reboot is acceptable, then you can update the FPGA image in flash and perform a full system reboot of both hardware and software before following the steps found in the "Arria 10 SoC FPGA Configuration Sequence Through FPGA Manager."
If a new FPGA fabric image is required and performing a system reboot is unacceptable because the hard memory controller or shared I/O are being used by the HPS, then you can perform a reconfiguration using the available partial reconfiguration support. For the partial reconfiguration sequence, follow the steps found in the "Arria 10 SoC FPGA Partial Reconfiguration Sequence Through FPGA Manager" section.