Intel® Arria® 10 Hard Processor System Technical Reference Manual
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: sfo1410070115241
Ixiasoft
Visible to Intel only — GUID: sfo1410070115241
Ixiasoft
30.3. FPGA-to-HPS AXI Slave Interface
The FPGA‑to‑HPS AXI slave interface, f2h_axi_slave, is connected to a Mentor Graphics® AXI slave BFM for simulation with an instance name of f2h_axi_slave_inst. Platform Designer (Standard) configures the BFM as shown in the following table. The BFM clock input is connected to f2h_axi_clock clock.
Parameter |
Value |
---|---|
AXI Address Width |
32 |
AXI Read Data Width |
32, 64, or 128 |
AXI Write Data Width |
32, 64, or 128 |
AXI ID Width |
8 |
You control and monitor the AXI slave BFM by using the BFM API.