Intel® Arria® 10 Hard Processor System Technical Reference Manual

ID 683711
Date 1/10/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

28.2.6. AXI Bridges

Table 233.  Bridge Parameters

Parameter Name

Parameter Description

Interface Name

FPGA-to-HPS interface width

Enable or disable the FPGA-to-HPS interface; if enabled, set the data width to 32, 64, or 128 bits.

f2h_axi_slave

f2h_axi_clock

HPS-to-FPGA interface width

Enable or disable the HPS-to-FPGA interface; if enabled, set the data width to 32, 64, or 128 bits.

h2f_axi_master

h2f_axi_clock

Lightweight HPS-to-FPGA interface width

Enable or disable the lightweight HPS-to-FPGA interface. When enabled, the data width is 32 bits.

h2f_lw_axi_master

h2f_lw_axi_clock

Note: To facilitate accessing these slaves from a memory-mapped master with a smaller address width, you can use the Intel® Platform Designer (Standard) Address Span Extender.