Intel® Arria® 10 Hard Processor System Technical Reference Manual

ID 683711
Date 1/10/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

10.3. Cortex*-A9 MPCore

The MPU subsystem includes a stand‑alone, full‑featured Arm* Cortex*-A9 MPCore* dual‑core 32‑bit application processor. The processor, like other HPS masters, can access soft IP in the FPGA fabric through the HPS‑to‑FPGA bridges.